4 Commits

Author SHA1 Message Date
Dolu1990
324e3dce52 SpinalHDL 1.12.3 2025-08-15 12:31:10 +02:00
Dolu1990
976ceca3a3 Update Config.scala
onlyStdLogicVectorAtTopLevelIo = false as it prevent VHDL / GHDL sim
2025-04-06 14:58:20 +02:00
Dolu1990
2aefabbbad SpinalHDL 1.12.0 2025-03-19 07:53:23 +01:00
Dolu1990
52417f9d8c SpinalHDL 1.11.0 2024-12-17 11:00:48 +01:00
3 changed files with 4 additions and 3 deletions

View File

@@ -2,13 +2,14 @@ ThisBuild / version := "1.0"
ThisBuild / scalaVersion := "2.13.14" ThisBuild / scalaVersion := "2.13.14"
ThisBuild / organization := "org.example" ThisBuild / organization := "org.example"
val spinalVersion = "1.10.2a" val spinalVersion = "1.12.3"
val spinalCore = "com.github.spinalhdl" %% "spinalhdl-core" % spinalVersion val spinalCore = "com.github.spinalhdl" %% "spinalhdl-core" % spinalVersion
val spinalLib = "com.github.spinalhdl" %% "spinalhdl-lib" % spinalVersion val spinalLib = "com.github.spinalhdl" %% "spinalhdl-lib" % spinalVersion
val spinalIdslPlugin = compilerPlugin("com.github.spinalhdl" %% "spinalhdl-idsl-plugin" % spinalVersion) val spinalIdslPlugin = compilerPlugin("com.github.spinalhdl" %% "spinalhdl-idsl-plugin" % spinalVersion)
lazy val projectname = (project in file(".")) lazy val projectname = (project in file("."))
.settings( .settings(
name := "myproject",
Compile / scalaSource := baseDirectory.value / "hw" / "spinal", Compile / scalaSource := baseDirectory.value / "hw" / "spinal",
libraryDependencies ++= Seq(spinalCore, spinalLib, spinalIdslPlugin) libraryDependencies ++= Seq(spinalCore, spinalLib, spinalIdslPlugin)
) )

View File

@@ -1,6 +1,6 @@
import mill._, scalalib._ import mill._, scalalib._
val spinalVersion = "1.10.2a" val spinalVersion = "1.12.3"
object projectname extends SbtModule { object projectname extends SbtModule {
def scalaVersion = "2.13.14" def scalaVersion = "2.13.14"

View File

@@ -9,7 +9,7 @@ object Config {
defaultConfigForClockDomains = ClockDomainConfig( defaultConfigForClockDomains = ClockDomainConfig(
resetActiveLevel = HIGH resetActiveLevel = HIGH
), ),
onlyStdLogicVectorAtTopLevelIo = true onlyStdLogicVectorAtTopLevelIo = false
) )
def sim = SimConfig.withConfig(spinal).withFstWave def sim = SimConfig.withConfig(spinal).withFstWave